

## S.E. (Comp.) (Semester – IV) Examination, May/June 2010 COMPUTER ORGANIZATION

Duration: 3 Hours Max. Marks: 100 Instructions: 1) Answer any five questions, at least one from each Module. 2) Make suitable assumptions, wherever necessary. 1. a) With diagrams, describe the different RAID levels. 12 b) How does the control unit interact with other elements of the CPU? Explain with a block diagram. 8 a) Discuss the features of RAM, ROM, PROM, EPROM, EEPROM and flash 12 memory. b) Compare direct mapping, set associative and associative mapping techniques. 6 c) What are micro-instructions? 2 MODULE - II TO SHOULD BE S 3. a) Show the contents of the registers during the process of division of 10100011 by 0011. (Use the dividend of 8 bits) 10. b) Describe the step by step process of DMA transfer. 8 c) What are interrupts? List the different types of interrupts. 4. a) Explain the different ways in which computer buses can be used to communicate with memory and I/O. 6 b) Describe the working of programmed I/O with a flowchart. c) With a flowchart, describe Booth's algorithm. 8 MODULE - III 5. a) Explain six stage CPU instruction pipeline with the help of a diagram. b) What do you mean by compiler based register optimization in RISC? 5 Explain characteristics of RISC architecture. d) Write a note on transfer of control instructions. P.T.O.



| 6. | a)  | Explain the following 8086 addressing modes with the help of an example:                                                           | 6 |
|----|-----|------------------------------------------------------------------------------------------------------------------------------------|---|
|    |     | i) Immediate addressing.                                                                                                           |   |
|    |     | ii) Direct addressing.                                                                                                             |   |
|    | 200 | iii) Register addressing.                                                                                                          |   |
|    | b)  | and emplain monuterion cycle, state diagram with interrupt.                                                                        | 6 |
|    | c)  | Write a note on instruction set design.                                                                                            | 2 |
|    | d)  | Write a 8086 program to compute factorial of a number.                                                                             | 6 |
|    |     | managed CUTO and to among MODULE - IV count into control only a longer of the CTU A longitum                                       |   |
| 7. | a)  | Explain the micro-operations for a fetch cycle.                                                                                    | 5 |
|    | b)  | Describe Superscalar Instruction Issue Policies.                                                                                   | 5 |
|    | c)  | Write short notes on :  i) Symmetric multiprocessors.  ii) Cache coherence protocols.                                              | 0 |
| 8. | a)  | State and explain limitations of parallelism.                                                                                      | 6 |
|    | b)  | Write a note on multiprocessor operating system design considerations.                                                             | 6 |
|    |     | Explain branch control logic, variable format micro-instruction sequencing technique.                                              |   |
|    | d)  | Explain direct and indirect encoding of micro-instruction.                                                                         | 6 |
|    |     | <ul> <li>a) Explain our different ways in which computer bases can be used to continue it is<br/>within curary and I/O.</li> </ul> |   |
|    |     |                                                                                                                                    |   |
|    |     |                                                                                                                                    |   |

THE PERSONAL PARTY

a strate of a financial or pipeline with the help of a diagram.

Commissioner of RISC architecture.

water a note on trunslat of control instructions.